source: PlatformSupport/CustomPeripherals/pcores/w3_clock_controller_axi_v3_01_b/data/w3_clock_controller_axi_v2_1_0.mpd

Last change on this file was 3909, checked in by welsh, 10 years ago

Updating clock controller software.

File size: 4.4 KB
Line 
1###################################################################
2##
3## Name     : w3_clock_controller_axi
4## Desc     : Microprocessor Peripheral Description
5##          : Automatically generated by PsfUtility
6##
7###################################################################
8
9BEGIN w3_clock_controller_axi
10
11## Peripheral Options
12OPTION IPTYPE = PERIPHERAL
13OPTION IMP_NETLIST = TRUE
14OPTION HDL = MIXED
15OPTION IP_GROUP = MICROBLAZE:USER
16OPTION DESC = W3_CLOCK_CONTROLLER_AXI
17OPTION ARCH_SUPPORT_MAP = (virtex6=DEVELOPMENT)
18OPTION LONG_DESC="Implements SPI master and other logic for configuring the AD9512 clock buffers on the WARP v3 board"
19
20IO_INTERFACE IO_IF = clk_buffer_SPI, IO_TYPE = W3_CLKCONFIG_V1
21IO_INTERFACE IO_IF = usr_gpio, IO_TYPE = W3_CLKCONFIG_V1
22IO_INTERFACE IO_IF = at_boot_config, IO_TYPE = W3_CLKCONFIG_V1
23
24## Bus Interfaces
25BUS_INTERFACE BUS = S_AXI, BUS_STD = AXI, BUS_TYPE = SLAVE
26
27## Generics for VHDL or Parameters for Verilog
28PARAMETER C_S_AXI_DATA_WIDTH = 32, DT = INTEGER, BUS = S_AXI, ASSIGNMENT = CONSTANT
29PARAMETER C_S_AXI_ADDR_WIDTH = 32, DT = INTEGER, BUS = S_AXI, ASSIGNMENT = CONSTANT
30PARAMETER C_S_AXI_MIN_SIZE = 0x000001ff, DT = std_logic_vector, BUS = S_AXI
31PARAMETER C_USE_WSTRB = 0, DT = INTEGER
32PARAMETER C_DPHASE_TIMEOUT = 0, DT = INTEGER
33PARAMETER C_BASEADDR = 0xffffffff, DT = std_logic_vector, MIN_SIZE = 0x100, PAIR = C_HIGHADDR, ADDRESS = BASE, BUS = S_AXI
34PARAMETER C_HIGHADDR = 0x00000000, DT = std_logic_vector, PAIR = C_BASEADDR, ADDRESS = HIGH, BUS = S_AXI
35PARAMETER C_FAMILY = virtex6, DT = STRING
36PARAMETER C_NUM_REG = 1, DT = INTEGER
37PARAMETER C_NUM_MEM = 1, DT = INTEGER
38PARAMETER C_SLV_AWIDTH = 32, DT = INTEGER
39PARAMETER C_SLV_DWIDTH = 32, DT = INTEGER
40PARAMETER C_S_AXI_PROTOCOL = AXI4LITE, TYPE = NON_HDL, ASSIGNMENT = CONSTANT, DT = STRING, BUS = S_AXI
41
42## Ports
43PORT S_AXI_ACLK = "", DIR = I, SIGIS = CLK, BUS = S_AXI
44PORT S_AXI_ARESETN = ARESETN, DIR = I, SIGIS = RST, BUS = S_AXI
45PORT S_AXI_AWADDR = AWADDR, DIR = I, VEC = [(C_S_AXI_ADDR_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
46PORT S_AXI_AWVALID = AWVALID, DIR = I, BUS = S_AXI
47PORT S_AXI_WDATA = WDATA, DIR = I, VEC = [(C_S_AXI_DATA_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
48PORT S_AXI_WSTRB = WSTRB, DIR = I, VEC = [((C_S_AXI_DATA_WIDTH/8)-1):0], ENDIAN = LITTLE, BUS = S_AXI
49PORT S_AXI_WVALID = WVALID, DIR = I, BUS = S_AXI
50PORT S_AXI_BREADY = BREADY, DIR = I, BUS = S_AXI
51PORT S_AXI_ARADDR = ARADDR, DIR = I, VEC = [(C_S_AXI_ADDR_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
52PORT S_AXI_ARVALID = ARVALID, DIR = I, BUS = S_AXI
53PORT S_AXI_RREADY = RREADY, DIR = I, BUS = S_AXI
54PORT S_AXI_ARREADY = ARREADY, DIR = O, BUS = S_AXI
55PORT S_AXI_RDATA = RDATA, DIR = O, VEC = [(C_S_AXI_DATA_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
56PORT S_AXI_RRESP = RRESP, DIR = O, VEC = [1:0], BUS = S_AXI
57PORT S_AXI_RVALID = RVALID, DIR = O, BUS = S_AXI
58PORT S_AXI_WREADY = WREADY, DIR = O, BUS = S_AXI
59PORT S_AXI_BRESP = BRESP, DIR = O, VEC = [1:0], BUS = S_AXI
60PORT S_AXI_BVALID = BVALID, DIR = O, BUS = S_AXI
61PORT S_AXI_AWREADY = AWREADY, DIR = O, BUS = S_AXI
62
63PORT at_boot_clk_in = "", DIR = I, IO_IF=at_boot_config, IO_IS=at_boot_clk
64PORT at_boot_clk_in_valid = "", DIR = I, IO_IF=at_boot_config, IO_IS=at_boot_clk_vin
65PORT at_boot_config_sw = "", DIR = I, VEC = [1:0], IO_IF=at_boot_config, IO_IS=config_sw
66PORT at_boot_clkbuf_clocks_invalid = "", DIR = O, IO_IF=at_boot_config, IO_IS=clocks_invalid
67
68PORT samp_spi_sclk = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=sclk
69PORT samp_spi_mosi = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=mosi
70PORT samp_spi_miso = "", DIR = I, IO_IF=clk_buffer_SPI, IO_IS=miso
71PORT samp_spi_cs_n = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=csn
72PORT samp_func   = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=func
73
74PORT rfref_spi_sclk = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=sclk
75PORT rfref_spi_mosi = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=mosi
76PORT rfref_spi_miso = "", DIR = I, IO_IF=clk_buffer_SPI, IO_IS=miso
77PORT rfref_spi_cs_n = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=csn
78PORT rfref_func  = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=func
79 
80PORT usr_reset0 = "", DIR = O, IO_IF=usr_gpio, IO_IS=usr_reset0
81PORT usr_reset1 = "", DIR = O, IO_IF=usr_gpio, IO_IS=usr_reset1
82PORT usr_reset2 = "", DIR = O, IO_IF=usr_gpio, IO_IS=usr_reset2
83PORT usr_reset3 = "", DIR = O, IO_IF=usr_gpio, IO_IS=usr_reset3
84
85PORT usr_status = "", DIR = I, VEC = [31:0], IO_IF=usr_gpio, IO_IS=usr_status
86
87END
Note: See TracBrowser for help on using the repository browser.